

# $80m\Omega$ , 1A Current Limited USB Power Switch

### **General Description**

The ET20162AM are current limited P-channel MOSFET power switch designed for high-side load switching applications. This switch operates with inputs ranging from 2.5V to 5.5V, making it ideal for both 3.3V and 5V systems. An integrated current-limiting circuit protects the input supply against large currents which may cause the supply to fall out of regulation. The ET20162AM is also protected from thermal overload which limits power dissipation and junction temperatures. Current limit threshold is fixed internally. The quiescent supply current in active mode is only 25µA. In shutdown mode, the supply current decreases to less than 1µA.

The ET20162AM is available in Pb-free packages and is specified over the -40°C to +105°C ambient temperature range.

#### **Features**

Input Voltage Range: 2.5V to 5.5V

• Fixed Current Limit

Reverse Current Blocking

Short-Circuit Response: 2us

Very Low Quiescent Current: 25µA (Typ)

- 1µA Max Shutdown Supply Current
- Under-Voltage Lockout
- Thermal Shutdown
- 4kV HBM ESD Rating (per AEC-Q100-002(EIA/JESD22-A114))
- Automotive AEC-Q100 Grade 2 Qualified
- Part No. and Package

| Part No.  | Package | MSL     |
|-----------|---------|---------|
| ET20162AM | SOT23-5 | Level 1 |

### **Application**

- Automotive Media Players and
- Automotive USB Port
- USB Hubs

# **Pin Configuration**



### **Pin Function**

| Pin | Name | Description                                                                      |
|-----|------|----------------------------------------------------------------------------------|
| 1   | OUT  | Power output.                                                                    |
| 2   | GND  | Ground pin.                                                                      |
| 3   | FLT  | Over-current and over-temperature fault reporting signal output, active low with |
| 3   | FLI  | 6ms blanking time for over-current conditions.                                   |
| 4   | EN   | Enable input, high enable.                                                       |
| 5   | IN   | Power supply input.                                                              |

### **Block Diagram**



#### **Operation**

ET20162AM is an integrated power switch with a low Rdson P-channel MOSFET, internal gate rive circuit, fixed current limiting, and thermal protection. When the device is active, if there is no load, the device only consumes 25uA supply current, which makes the device suitable for battery powered applications.

### **Power Supply Considerations**

A 0.01µF to 0.1µF ceramic bypass capacitor between IN and GND, close to the device, is recommended.

Placing a high-value electrolytic capacitor on the output pin(s) is recommended when the output load is heavy. This precaution reduces power-supply transients that may cause ringing on the input and minimize the input voltage droops. Additionally, bypassing the output with a  $0.01\mu F$  to  $0.1\mu F$  ceramic capacitor improves the immunity of the device to short-circuit transients.

#### **Power Dissipation and Junction Temperature**

The low on-resistance on the P-channel MOSFET allows the small surface-mount packages to pass large currents. It is good design practice to check power dissipation and junction temperature for each application. Begin by determining the  $R_{DS(ON)}$  of the P-channel MOSFET relative to the input voltage and operating temperature. Using the highest operating ambient temperature of interest and  $R_{DS(ON)}$ , the power dissipation per switch can be calculated by:

$$P_D = R_{DS(ON)} \times I_{OUT}^2 \tag{1}$$

Finally, calculate the junction temperature:

$$T_{I} = P_{D} \times R_{AIA} + T_{A} \tag{2}$$

Where:

T<sub>A</sub>= Ambient temperature

 $R_{\theta JA}$  = Thermal resistance

 $P_D$  = Total power dissipation

Compare the calculated junction temperature with the maximum junction temperature which is 150°C. If they are within degrees, either the maximum load current needs to be reduced or another package option will be required.

#### **Over Current**

A sense FET is employed to check for over-current conditions. When an over-current condition is detected, the device maintains a constant output current and reduces the output voltage accordingly. ET20162AM will limit the current until the overload condition is removed or the device begins to thermal cycle.

Three possible overload conditions can occur. In the first condition, the output has been shorted before the device is enabled or before VIN has been applied. The ET20162AM senses the short and immediately switches into a constant-current output.

In the second condition, a short or an overload occurs while the device is enabled. At the instant the overload occurs, high currents may flow for a short period of time before the current-limit circuit can react .After the

### ET20162AM

current-limit circuit reached the over-current trip threshold, the device switches into constant-current mode.

In the third condition, the load has been gradually increased beyond the recommended operating current. The current is permitted to rise until the current-limit threshold is reached or until the thermal limit of the device is exceeded. The ET20162AM is capable of delivering current up to the current-limit threshold without damaging the device. Once the threshold has been reached, the device switches into its constant-current mode.

#### **FLT Output**

The FAULT Flag ( $\overline{\text{FLT}}$ ) is provided to alert the system if a ET20162AM load is not receiving sufficient voltage to operate properly. If current limiting circuit is active for more than approximately 6ms, the FAULT Flag is pulled to ground through an approximately  $100\Omega$  resistor. The filtering of voltage or current transients of less than 6ms prevents capacitive loads connected to the ET20162AM output from activating the FAULT Flag when they are initially attached. However, if the device is entering over-temperature conditions, the  $\overline{\text{FLT}}$  will be pulled low without delay or deglitch. Pull-up resistance of  $1k\Omega$  to  $100k\Omega$  on  $\overline{\text{FLT}}$  pin is recommended.

Since FLT is an open drain terminal, it may be pulled up to any unrelated voltage less than the maximum operating voltage of 5.5V, allowing for level shifting between circuits.

#### **Thermal Protection**

Thermal protection prevents damage to the IC when heavy-overload or short-circuit faults are present for extended periods of time. The ET20162AM implements a thermal sensing to monitor the operating junction temperature of the power distribution switch. In an over-current or short-circuit condition, the junction temperature rises due to excessive power dissipation.

Once the die temperature rises to approximately 150° C due to over-current conditions, the internal thermal sense circuitry turns the power switch off, thus preventing the power switch from damage. Hysteresis is built into the thermal sense circuit, and after the device has cooled approximately 15° C, the switch turns back on. The switch continues to cycle in this manner until the load fault or input power is removed.

### **PCB Layout Guide**

PCB layout is very important to achieve stable operation. It is highly recommended to duplicate EVB layout for optimum performance. If change is necessary, please follow these guidelines for reference.

- 1) Keep the path of current short and minimize the loop area formed by Input and output capacitor.
- 2) Output capacitor and IC must be on the same side, The distance of OUT pin and output capacitor <3mm is recommended.
- 3) Bypass ceramic capacitors are suggested to be put close to the IN Pin.
- 4) Connect IN, OUT, and especially GND respectively to a large copper area to cool the chip to improve thermal performance and long-term reliability.



### **Absolute Maximum Ratings**

| Parameter                                        | Rating                        | Unit |
|--------------------------------------------------|-------------------------------|------|
| IN, EN1, FLT Voltage                             | -0.3 to 6.0                   | V    |
| OUT Voltage                                      | -0.3 to V <sub>IN</sub> + 0.3 | V    |
| OUT Current                                      | Internal Limited              | Α    |
| Power Dissipation (T <sub>A</sub> = 25°C)        | 300                           | mW   |
| Package Thermal Resistance (θ <sub>JA</sub> )    | 250                           | °C/W |
| Operating Junction Temperature (T <sub>J</sub> ) | -40 to 150                    | °C   |
| Storage Temperature                              | -55 to 150                    | °C   |
| Lead Temperature (Soldering, 10 sec)             | 300                           | °C   |

**Note:** Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

# ET20162AM

### **Electrical Characteristics**

( $V_{IN}$  = +5.0V,  $T_A$  = -40°C to 105°C, typical values at  $T_A$ =25°C, unless otherwise stated)

| Symbol                 | Parameter                              | Test Conditions                                                        |     | Тур  | Max | Unit |
|------------------------|----------------------------------------|------------------------------------------------------------------------|-----|------|-----|------|
| Vin                    | Input Voltage Range                    |                                                                        | 2.5 |      | 5.5 | V    |
| Vuvlo                  | Input UVLO Voltage                     |                                                                        | 1.4 | 1.8  | 2.3 | V    |
| I <sub>SHDN</sub>      | Input Shutdown Quiescent Current       | Disabled, V <sub>EN</sub> =0V, OUT floating or shorted to ground       |     | 0.1  | 1   | uA   |
| lα                     | Input Quiescent Current                | Enabled, V <sub>EN</sub> =V <sub>IN</sub> , I <sub>OUT</sub> = 0       |     | 25   | 60  | uA   |
| R <sub>DS(ON)</sub>    | Switch on-resistance                   | V <sub>IN</sub> =5V, I <sub>OUT</sub> =0.6A                            |     | 80   | 120 | mΩ   |
| I <sub>LMT</sub>       | Current Limit                          | V <sub>IN</sub> =5V, V <sub>OUT</sub> =4.5V                            | 1.1 | 1.5  | 1.9 | Α    |
| V <sub>IL</sub>        | EN Input Logic Low Voltage             |                                                                        |     |      | 0.8 | V    |
| ViH                    | EN Input Logic High Voltage            |                                                                        | 2   |      |     | V    |
| Isink                  | EN Input leakage                       | V <sub>EN</sub> = 5V                                                   |     | 0.01 | 1   | uA   |
| Ton                    | Output Turn-on Delay Time              | V <sub>IN</sub> =5V, C <sub>L</sub> =1uF, R <sub>L</sub> =100Ω         | 0.2 | 0.5  | 1.0 | ms   |
| T <sub>R</sub>         | Output Turn-on Rise Time               | $V_{IN}$ =5V, $C_L$ =1uF, $R_L$ =100 $\Omega$                          | 0.1 | 0.4  | 0.7 | ms   |
| Toff                   | Output Turn-off Delay Time             | $V_{IN}$ =5V, $C_L$ =1uF, $R_L$ =100 $\Omega$                          | 0.1 | 0.5  | 0.9 | ms   |
| T <sub>F</sub>         | Output Turn-off Fall Time              | V <sub>IN</sub> =5V, C <sub>L</sub> =1uF, R <sub>L</sub> =100Ω         | 50  | 230  | 400 | us   |
| T <sub>FLT_BLANK</sub> | FLT Blanking Time                      |                                                                        | 2   | 9    | 16  | ms   |
| V <sub>FLT_Lo</sub>    | FLT Logic Low Voltage                  | I <sub>FLT(SINK)</sub> =1mA                                            |     |      | 0.2 | V    |
| I <sub>FLT</sub>       | FLT Leakage Current                    | V <sub>FLT</sub> = 5V, Enabled,<br>No Fault Conditions                 |     | 0.1  | 1   | uA   |
| R <sub>DIS</sub>       | Output Discharge FET R <sub>DSON</sub> | $V_{IN} = 5V$ , $V_{EN} = 0V$ , $V_{OUT} = 5V$                         | 200 | 400  | 800 | Ω    |
| I <sub>REV</sub>       | Reverse leakag<br>e current            | V <sub>OUT</sub> = 5V , V <sub>IN</sub> = 0V measure I <sub>VOUT</sub> |     | 0.2  | 2   | uA   |
| Tshdn                  | Thermal shutdown threshold             | V <sub>IN</sub> = 5V                                                   | 130 | 150  | 165 | °C   |
| T <sub>HYS</sub>       | Thermal shutdown hysteresis            | V <sub>IN</sub> = 5V                                                   |     | 25   |     | °C   |

# **Typical Performance Characteristics**







# **Application Circuits**



Note: Tantalum or Aluminum Electrolytic capacitors (C1 and C2) may be required for USB applications.

# **Package Dimension**



# **Tape Information**



# **Revision History and Checking Table**

| Version | Date       | Revision Item   | Modifier   | Function & Spec<br>Checking | Package & Tape<br>Checking |
|---------|------------|-----------------|------------|-----------------------------|----------------------------|
| 1.0     | 2016-03-03 | Offered Version | Liu Yi Guo | Liu Yi Guo                  | Zhujl                      |
| 1.1     | 2022-08-15 | Update format   | Wu He Song | Wu Hesong                   | Zhujl                      |
|         |            |                 |            |                             |                            |