### ET8307A - Ultra-Low Quiescent Current ### **Buck Converter** ### **General Description** The ET8307A series is a high efficiency synchronous step-down converter featuring typical 360nA quiescent current. It provides high efficiency at light load down to 10µA. Its input voltage ranges from 2.2V to 5.5V and provides eight programmable output voltages between 0.7V and 3.1V while delivering output current up to 400mA, peak to 0.5A. The Adaptive-Constant-On-Time (ACOT) operation with internal compensation allow the transient response to be optimized over a wide range of loads and output capacitors. The ET8307A is a available in WLCSP8 (0.8 x1.6, 0.4 pitch) package. #### **Features** - Input Voltage Range : 2.2V to 5.5V - Programmable Output Voltage 8-Level - ET8307A 0.7V to 3.1V - Typ 360nA Quiescent Current - PFM Operation With Light Load - Up to 94% Efficiency - Internal Compensation - Output Discharge - Over-Current Protection - Over-Temperature Protection - Output Current: - ET8307A 400mA, Peak to 0.5A - Automatic Transition to 100% Duty Cycle Operation ### Applications - Hand-Held Devices - Portable Information - Battery Powered Equipment - Wearable Devices - Internet of Things # Pin Configuration ### Pin Function | Pin No. | Pin Name | Pin Function | |---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A1 | SW | This pin is the connection between two build-in switches in the chip, which should be connected to the external inductor. The inductor should be connected to this pin with the shortest path. | | A2 | VIN | Input voltage pin. The input capacitor C <sub>IN</sub> should be connected to this pin with the shortest path. | | B1 | EN | Chip enable input pin. High level voltage enables the device while low level voltage turns the device off. This pin must be terminated. | | B2 | GND | Device ground pin. This pin should be connected to input and output capacitors with the shortest path. | | C1 | VSEL1 | Output voltage selection pin. This pin must be terminated. | | C2 | VOUT | Output voltage feedback pin. This pin should be connected close to the output capacitor terminal for better voltage regulation. | | D1 | VSEL2 | Output voltage selection pin. This pin must be terminated. | | D2 | VSEL3 | Output voltage selection pin. This pin must be terminated. | ### **Block Diagram** ### **Functional Description** The ET8307A is a adaptive constant on time (ACOT) switching buck converter. It can support input range from 2.2V to 5.5V and 8 level output voltages with output current up to 400mA, peak to 0.5A. The ET8307A provides Over-Temperature Protection (OTP) and Over-Current Protection (OCP) mechanisms to prevent the device from damage with abnormal operations. When the EN voltage is logic low, the IC will be shut down with low input supply current less than 0.05uA(typ). ### Absolute Maximum Ratings (1) | Items | Rating | Unit | |-----------------------------------------------------------|------------|------| | VIN, SW, EN, VSEL1, VSEL2, VSEL3, VOUT | -0.3 to 7 | V | | Power Dissipation, P <sub>D</sub> @ T <sub>A</sub> = 25°C | 0.84 | W | | WLCSP8 (0.8×1.6) | 0.64 | VV | | Package Thermal Resistance (2) | 118.5 | °C/W | | WLCSP8 (0.8×1.6) ,θ <sub>JA</sub> | 116.5 | C/VV | | Max Junction Temperature | 150 | °C | | Storage Temperature | -65 to 150 | °C | | Lead Temperature (Soldering, 10 sec) | 260 | °C | | ESD Susceptibility (3) | ±2000 | V | | HBM (ESDA/JEDEC JS-001-2024) | ±2000 | V | | ESD Susceptibility (3) | +500 | V | | CDM (ESDA/JEDEC JS -002-2022) | ±500 | V | *Note1.* Stresses beyond those listed "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions may affect device reliability. Note 2. $\theta$ JA is measured under natural convection (still air) at $T_A = 25^{\circ}$ C with the component mounted on a high effective thermal-conductivity four-layer test board on a JEDEC 51-7 thermal measurement standard. Note 3. Devices are ESD sensitive. Handling precaution is recommended. ### Recommended Operating Range (4) | Symbol | Item | Rating | Unit | |-----------------|----------------------|------------|------| | V <sub>IN</sub> | Supply Input Voltage | 2.2 to 5.5 | V | | TJ | Junction Temperature | -40 to 125 | °C | | TA | Ambient Temperature | -40 to 85 | °C | Note 4. The device is not guaranteed to function outside its operating conditions. ## **Electrical Characteristics** $V_{IN}$ = 3.6V, $C_{IN}$ = 10µF, L1 = 2.2µH, $T_A$ = 25°C, unless otherwise specified. | Symbol | Item | Conditions | Min | Тур | Max | Unit | |----------------------------|-----------------------------------------------------|---------------------------------------------------------------------------------|------|--------|-------|----------| | BUCK Regulator | | | | | | | | $V_{IN}$ | Input Voltage | | 2.2 | | 5.5 | V | | Vuvlor | Under-Voltage<br>Lockout Rising<br>Threshold | | 1.85 | 2 | 2.15 | V | | V <sub>UVLO_HYS</sub> | Under-Voltage<br>Lockout<br>Hysteresis | | 0.05 | 0.1 | 0.4 | V | | V <sub>OUT_ACC10</sub> | V <sub>OUT</sub> Voltage | V <sub>OUT</sub> = 0.7V, I <sub>OUT</sub> = 10mA | -2.0 | | 3.0 | 0/ | | Vout_ACC100 | Accuracy <sup>(1)</sup> | V <sub>OUT</sub> = 0.7V, I <sub>OUT</sub> = 100mA | -2.0 | | 2.0 | % | | Iqvin | Input Quiescent | $V_{OUT} = 0.7V$ , $I_{OUT} = 0A$ ,<br>EN = $V_{IN}$ , non-switching | 200 | 360 | 800 | nA | | I <sub>QSW</sub> | Current | $V_{OUT} = 0.7V$ , $I_{OUT} = 0A$ ,<br>EN = $V_{IN}$ , switching <sup>(1)</sup> | 250 | 460 | 1200 | IIA | | Ishdn | Shutdown Current | EN = GND | 0.01 | 0.05 | 1 | μΑ | | fsw | Switching<br>Frequency | V <sub>OUT</sub> = 0.7V, CCM mode | 1 | 1.2 | 1.45 | MHz | | Iclug | UGATE<br>Current Limit | | 0.7 | 1 | 1.3 | Α | | Icle | LGATE<br>Current Limit | | 0.3 | 0.5 | 0.8 | А | | R <sub>ON_UG</sub> | UGATE R <sub>ON</sub> | I <sub>OUT</sub> = 50mA | 240 | 320 | 400 | mΩ | | R <sub>ON_LG</sub> | LGATE R <sub>ON</sub> | I <sub>OUT</sub> = 50mA | 150 | 200 | 250 | mΩ | | Ron_dis | Output Discharge R <sub>ON</sub> (1) | EN = GND, I <sub>OUT</sub> = 10mA | | 10 | 20 | Ω | | Іуоит | V <sub>OUT</sub> Pin Input<br>Leakage | $V_{OUT} = 2V$ , $EN = V_{IN}$<br>$V_{OUT\_SEL} = 0.7V$ | | 380 | 600 | nA | | toff_min | V <sub>OUT</sub> Minimum<br>Off Time <sup>(1)</sup> | | | 80 | | ns | | ton_min | V <sub>OUT</sub> Minimum<br>On Time <sup>(1)</sup> | V <sub>OUT</sub> = 0.7V, V <sub>IN</sub> = 5.5V | | 100 | | ns | | V <sub>OUT</sub> _LineReg | Line<br>Regulation <sup>(1)</sup> | $V_{OUT} = 0.7V$ , $I_{OUT} = 100$ mA, $V_{IN} = 2.2V$ to 5.5V | | 0.1 | 0.3 | %/V | | V <sub>о∪т</sub> _LoadReg1 | Load | V <sub>OUT</sub> = 0.7V,<br>including PFM operation | | 0.002 | 0.02 | 0/. /m A | | V <sub>оит</sub> _LoadReg2 | Regulation <sup>(1)</sup> | V <sub>OUT</sub> = 0.7V,<br>only CCM operation | | 0.0005 | 0.005 | %/mA | # **Electrical Characteristics (Continued)** $V_{\text{IN}}$ = 3.6V, $C_{\text{IN}}$ = 10µF, L1 = 2.2µH, $T_{\text{A}}$ = 25°C, unless otherwise specified. | Symbol | Item | Conditions | Min | Тур | Max | Unit | |----------------------|--------------------------------------------|-----------------------------------------|------------------------------|-----|------|------| | Тотр | Over-Temperature Protection <sup>(1)</sup> | I <sub>оит</sub> = 100mA | I <sub>OUT</sub> = 100mA 130 | | 170 | °C | | | Over-Temperature | | | | | | | T <sub>OTP_HYS</sub> | Protection | | | 30 | | °C | | | Hysteresis <sup>(1)</sup> | | | | | | | Timing | | | | | | | | 4 | Regulator Start Up | $I_{OUT}$ = 0mA, EN = GND to $V_{IN}$ , | 0.6 | 0.8 | 1.0 | ma | | USS_EN | tss_EN Delay Time VouT starts rising 0.6 | 0.6 | 0.6 | 1.0 | ms | | | tss | Regulator Soft Start | $V_{OUT} = 0.7V$ , $I_{OUT} = 10mA$ , | 0.45 | 0.6 | 0.75 | ma | | iss | Time | $EN = V_{IN}$ | 0.45 0.6 | | 0.75 | ms | | Logic Input (EN, | VSEL1, VSEL2 and VSI | EL3) | | | | | | V <sub>IH</sub> | Input High Threshold | V <sub>IN</sub> = 2.2V to 5.5V | 1.2 | | 5.5 | V | | VıL | Input Low Threshold | V <sub>IN</sub> = 2.2V to 5.5V | 0 | | 0.4 | V | | | Input Pin Bias | | | 10 | 300 | nA | | lin | Current | | | 10 | 300 | IIA | Note1: Guaranteed by characterization and design. ## **Application Circuits** Table 1. Recommended Components | Co | mponent | P/N | Description | Package | Vendor | |-----------------|-------------------------------|--------------------|----------------|---------|--------| | CIN | l <sub>OUT</sub> ≪200mA | GRM155R60J475ME47 | 4.7µF/6.3V/X5R | | | | C <sub>IN</sub> | I <sub>OUT</sub> ≥200mA | GRM155R60J106ME15 | 10μF/6.3V/X5R | 0402 | | | Соит | I <sub>OUT</sub> ≪200mA | GRM155R60J106ME15 | 10µF/6.3V/X5R | 0402 | Murata | | Соит | I <sub>ОUТ</sub> ≥200mА | GRM155R60J226ME115 | 22µF/6.3V/X5R | | Murata | | 1.1 | ET9207A | 1239AS-H-2R2M | 2.2μH (90mΩ) | 2520 | | | LI | L1 ET8307A DFE201610E-2R2M=P2 | 2.2μH (140mΩ) | 2016 | | | Table 2. Output Voltage Setting | Device | VOUT (V) | VSEL3 | VSEL2 | VSEL1 | |---------|----------|-------|-------|-------| | | 0.7 | 0 | 0 | 0 | | | 1 | 0 | 0 | 1 | | | 1.3 | 0 | 1 | 0 | | ET8307A | 1.6 | 0 | 1 | 1 | | E10307A | 1.9 | 1 | 0 | 0 | | | 2 | 1 | 0 | 1 | | | 2.9 | 1 | 1 | 0 | | | 3.1 | 1 | 1 | 1 | #### **Application Information** The ET8307A is a synchronous low voltage step-down converter that can support the input voltage range from 2.2V to 5.5V and the output current can be up to 400mA, peak to 0.5A. Internal compensation are integrated to minimize external component count. Protection features include over-current protection, under-voltage protection and over-temperature protection. #### **UVLO Protection** To protect the chip from operating at insufficient supply voltage, the UVLO is needed. When the input voltage is lower than the UVLO falling threshold voltage, the device will be lockout. #### **Output Voltage Selection** The ET8307A provides 8 level output voltages which can be programmed via the voltage select pin VSEL1 to VSEL3. Table 2 indicates the setting to individual output voltage. #### 100% Duty Cycle Operation When the input voltage decreases, the on-time of high side power FET increases automatically. When the input voltage is close to target output voltage, the switch cycle becomes larger than the setting value, and the on time of low side power FET decreases to minimum on-time. The converter enters 100% duty cycle operation once the input voltage is lower than target output voltage. #### Enable The device can be enabled or disabled by the EN pin. When the EN pin is higher than the threshold of logic-high IC goes to normal operation. EN pin High transfer Low into shutdown mode, the converter stops switching, internal control circuitry is turned off and trigger discharge function. That discharge function will close after count 10ms (typ.). If systems need EN toggle operation that EN turn off time must larger than 100µs for internal circuit reset time. #### **Over-Current Protection** The OCP function is implemented by UGATE and LGATE. When the inductor current reaches the UGATE current limit threshold, the high-side MOSFET will be turned-off. The low-side MOSFET turns on to discharge the inductor current until the inductor current trips below the LGATE current limit threshold. After UGATE current limit triggered, the max inductor current is decided by the inductor current rising rate and the response delay time of the internal network. During OCP period, the output voltage drops below the setting threshold (typ. 0.4V) and the current limit value is reduced for lowering the devices loss, reducing the heat and preventing further damage of the chip. #### Over-Temperature Protection When the junction temperature exceeds the OTP threshold value, the IC will shut down the switching operation. Once the junction temperature cools down and is lower than the OTP lower threshold, the converter will automatically resume switching. #### Inductor Selection The recommended power inductor is 2.2µH and inductor saturation current rating choose follow over current protection design consideration. In applications, it needs to select an inductor with the low DCR to provide good performance and efficiency. #### C<sub>IN</sub> and C<sub>OUT</sub> Selection The input capacitance, C<sub>IN</sub>, is needed to filter the trapezoidal current at the source of the top MOSFET. To prevent large ripple voltage, a low ESR input capacitor sized for the maximum RMS current should be used. RMS current is given by: $$I_{RMS} = I_{OUT(MAX)} \times \frac{V_{OUT}}{V_{IN}} \times \sqrt{\frac{V_{IN}}{V_{OUT}}} - 1$$ This formula has a maximum at $V_{IN} = 2V_{OUT}$ , where $I_{RMS} = I_{OUT} / 2$ . This simple worst-case condition is commonly used for design because even significant deviations do not offer much relief. To choose a capacitor rated at a higher temperature than required. Several capacitors may also be paralleled to meet size or height requirements in the design. The selection of C<sub>OUT</sub> is determined by the Effective Series Resistance (ESR) that is required to minimize voltage ripple and load step transients, as well as the amount of bulk capacitance that is necessary to ensure that the control loop is stable. Loop stability can be checked by viewing the load transient response as described in a later section. The output ripple, $\Delta V_{OUT}$ , is determined by : $$\Delta V_{OUT} \le \Delta I_L \left[ ESR + \frac{1}{8 \times f_{SW} \times C_{OUT}} \right]$$ #### Thermal Considerations The junction temperature should never exceed the absolute maximum junction temperature $T_{J(MAX)}$ , listed under Absolute Maximum Ratings, to avoid permanent damage to the device. The maximum allowable power dissipation depends on the thermal resistance of the IC package, the PCB layout, the rate of surrounding airflow, and the difference between the junction and ambient temperatures. The maximum power dissipation can be calculated using the following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ where $T_{J(MAX)}$ is the maximum junction temperature, $T_A$ is the ambient temperature, and $\theta_{JA}$ is the junction-to-ambient thermal resistance. For continuous operation, the maximum operating junction temperature indicated under Recommended Operating Conditions is 125°C. The junction-to-ambient thermal resistance, $\theta_{JA}$ , is highly package dependent. For a WLCSP8 package, the thermal resistance, $\theta_{JA}$ , is 118.5°C/W on a standard JEDEC 51-7 high effective thermal-conductivity four-layer test board. The maximum power dissipation at $T_A = 25$ °C can be calculated as below $P_{D(MAX)} = (125$ °C - 25°C) / (118.5°C/W) = 0.84W for a WLCSP8 package. The maximum power dissipation depends on the operating ambient temperature for the fixed $T_{J(MAX)}$ and the thermal resistance, $\theta_{JA}$ . The derating curves allows the designer to see the effect of rising ambient temperature on the maximum power dissipation. Table 3. Protection Trigger Condition and Behavior | Protection Type | | Threshold Refer to Electrical Spec. | Protection Method Reset Method | | | | |-----------------|---------------------|-------------------------------------|------------------------------------------------|-------------------------|--|--| | ET0207A | UGATE Current Limit | I <sub>LX_peak</sub> > 1A(Typ) | Turn off high-side MOS and turn on low-side MO | | | | | ET8307A | LGATE Current Limit | $I_{LX\_valley} < 0.5A(Typ)$ | Turn off low-side MOS and turn on high-side MO | | | | | UVLO | | V <sub>UVLOF</sub> < 1.9V | Shutdown | V <sub>UVLOR</sub> > 2V | | | | OTP | | Temperature > 150°C | Shutdown | Temperature < 130°C | | | ### **Layout Considerations** For high frequency switching power supplies, the PCB layout is important to get good regulation, high efficiency and stability. The following descriptions are the guidelines for better PCB layout. For good regulation, place the power components as close as possible. The traces should be wide and short enough especially for the high-current loop. Shorten the SW node trace length and make it wide. # Package Dimension ### WLCSP8 # Tape Information # Marking ## Revision History and Checking Table | Version | Date | Revision Item | Modifier | Function & Spec<br>Checking | Package & Tape<br>Checking | |---------|------------|---------------------|-------------|-----------------------------|----------------------------| | 0.0 | 2025.04.25 | Preliminary Version | Cao-Jiachen | Xie-Linghan | Liujy | | 1.0 | 2025.08.05 | Initial Version | Cao-Jiachen | Xie-Linghan | Liujy |